# FIFO USING UVM

MAIN PROJECT

AHMED HOSSAM ALGAMAL

#### Introduction:

#### **UVM FIFO Project**

Create a full UVM environment for the FIFO implemented in the SV project.

#### Steps:

- Create a full environment for the FIFO design.
- Add constraints in the sequence item class.
- Add covergroups, coverpoints in the coverage collector class.
- Add assertions and bind it in the top module.
- Split the FIFO main sequence into multiple sequences based on your verification plan, for example:
  - o write\_only\_sequence
  - o read only sequence
  - write read sequence
- Note: You must not stick to the work done in your SV project. You are free to add or modify in the assertions, covergroups or constraints to enrich your verification.

#### Requirements:

- Verification plan
- Draw your UVM testbench showing the UVM structure using powerpoint, draw.io or MS Visio
  - Write a section where you will describe in details how the UVM testbench work, from the top module then driving the interface then monitoring and the analyzing the output
- Code Coverage report
- Functional Coverage report
- Sequential Domain Coverage report
- Bug report
- Sections with QuestaSim snippets to for each UVM sequence and how the interface is driven in each sequence using the waveform snippets

#### Submission file:

.rar file containing the following:

- PDF file having the requirements
- Testbench and design files
- Do file to run simulation (The project will not be graded if the do file is not working or missing)

Also, provide a table in your PDF file showing the assertions used as follows

| Feature                                         | Assertion                         |
|-------------------------------------------------|-----------------------------------|
| Whenever the FIFO is full, wr_ack is always = 0 | @(posedge clk) (full  -> !wr_ack) |

## Verification plan:

|         | _                                                                                                           | 1                                                                                                                                                   |                                                   |                                                                                           |
|---------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|
| Fifo_1  | When the reset is asserted, the<br>overflow and wr_Ack must be<br>loaded with reset values which<br>is zero | Directed at the start of the simulation                                                                                                             | -                                                 | Verify the values of the<br>register after reset                                          |
| Fifo_2  | Verify the writing operation<br>by raising wr_en                                                            | Randomized during<br>simulation under<br>constraints to write<br>70% of the time                                                                    | Cross coverage<br>with rd_en and all<br>the flags | Verify the wr_ack in the assertions                                                       |
| Fifo_3  | Verify the reading operation by raising rd_en                                                               | Randomized during<br>simulation under<br>constraints to write<br>30% of the time                                                                    | Cross coverage<br>with wr_en and all<br>the flags | Verify the data_out in the<br>check task in the testbenc                                  |
| Fifo_4  | Verify the reading and writing at the same time but the count is not 8 or 0                                 | - Randomized during simulation under constraints to write 70% of the time - Randomized during simulation under constraints to write 30% of the time | Cross coverage<br>with all the flags              | Verify the wr_ack in the assertions Verify the data_out in the check task in the testbenc |
| Fifo_5  | Verify the reading when rd_en and wr_en are high at the same time but the count is 8                        | - Randomized during simulation under constraints to write 70% of the time - Randomized during simulation under constraints to write 30% of the time | Cross coverage<br>with all the flags              | Verify the data_out in the<br>check task in the testbenc                                  |
| Fifo_6  | Verify the writing when rd_en and wr_en are high at the same time but the count is 0                        | Randomized during simulation under constraints to write 70% of the time     Randomized during simulation under constraints to write 30% of the time | Cross coverage<br>with all the flags              | Verify the wr_ack in the assertions                                                       |
| Fifo_7  | Verify the almost full flag                                                                                 | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | Verify the almost_full in the assertions                                                  |
| Fifo_8  | Verify the almost empty flag                                                                                | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | Verify the <u>almost_empty</u> in the assertions                                          |
| Fifo_9  | Verify <u>the full</u> flag                                                                                 | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | <u>Verify full</u> in the assertions                                                      |
| Fifo_10 | Verify the empty flag                                                                                       | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | Verify empty in the assertions                                                            |
| Fifo_11 | Verify the overflow flag<br>when the full flag is high<br>and wr_en is high too                             | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | Verify_overflow in the assertions                                                         |
| Fifo_12 | Verify the underflow flag<br>when the empty flag is<br>high and rd_en is high too                           | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | Verify underflow in the assertions                                                        |
| Fifo_13 | Verify the wr_ack flag this<br>happen when wr_en is<br>high and count <8                                    | Randomized during<br>simulation                                                                                                                     | Cross coverage<br>with wr_en and<br>rd_en         | Verify wr_ack in the assertions                                                           |

#### **UVM** structure:



### Summary about the process:

First of all the top module instantiate the interface and the DUT and generate the CLK and send the interface in the database and run uvm test and let uvm\_test to have the access to get it and when the test gets it there is an object created which has pointer pointing to the interface and then the test sends the object to database another time and the test creates environment and the environment has uvm\_agent which has created also uvm\_monitor and uvm\_driver and the agent gets the object from the database and pass the pointer to both the driver who has the responsibility to drive the stimulus and also the monitor which will take the values to display it and the agent will send also to the scoreboard to check the functionality of the design and to the coverage collector to check the coverage and all the data sent are in the form of sequence items "transaction".

#### Do file:

```
vlib work
vlog -f src_files.txt +cover -covercells
vsim -voptargs=+acc work.top -classdebug -uvmcontrol=all -cover
add wave /top/fifo_interface/*
add wave -position insertpoint \
sim:/top/dut/wr_ptr \
sim:/top/dut/rd_ptr \
sim:/top/dut/mem \
sim:/top/dut/count
coverage save top.ucdb -onexit
run -all
#quit -sim
wvcover report top.ucdb -details -all -annotate -output cover_rpt.txt
```

### Src\_files:

```
src_files - Notepad
File Edit Format View Help
FIFO.sv
fifo_if.sv
object config.sv
sequence_item.sv
sequence.sv
sequencer.sv
scoreboard.sv
fifo monitor.sv
agent.sv
fifo_driver.sv
coverage collector.sv
fifo_env.sv
fifo_test.sv
sva.sv
top_module.sv
```

#### Coverage:



Statement Coverage:

| Enabled Coverage | Bins | Hits | Misses | Coverage |
|------------------|------|------|--------|----------|
|                  |      |      |        |          |
| Statements       | 30   | 30   | 0      | 100.00%  |

======Toggle Details==================

Toggle Coverage for instance /top/dut --

| No       | ode     | 1H->0L | 0L->1H | "Coverage" |
|----------|---------|--------|--------|------------|
| count[3  | <br>-0] | 1      | 1      | 100.00     |
| rd_ptr[2 | -0]     | 1      | 1      | 100.00     |
| wr_ptr[2 | -0]     | 1      | 1      | 100.00     |

Total Node Count = 10
Toggled Node Count = 10
Untoggled Node Count = 0

Toggle Coverage = 100.00% (20 of 20 bins)

#### **Assertions:**

/top/dut/assertions/cover\_almostempty\_pr... SVA

/top/dut/assertions/cover\_empty\_property... SVA /top/dut/assertions/cover\_full\_property SVA



100%

100%

0 ns

0 ns 0 ns

1 Unli...

1 Unli...

### Uvm report summary:

```
# UVM INFO scoreboard.sv(65) @ 4402: uvm test top.env.sb [report phase] TOTAL SUCCESSFUL TRANSACTIONS:
                                                                                                           2201
 UVM INFO scoreboard.sv(66) @ 4402: uvm test_top.env.sb [report phase] TOTAL FAILED TRANSACTIONS:
 --- UVM Report Summary ---
 ** Report counts by severity
 UVM INFO: 16
 UVM WARNING :
 UVM ERROR :
                0
 UVM FATAL :
              0
 ** Report counts by id
# [Questa UVM]
 [RNTST]
 [TEST DONE]
 [report phase]
 [run phase]
 ** Note: $finish
                     : C:/questasim64 2021.1/win64/../verilog src/uvm-1.1d/src/base/uvm root.svh(430)
    Time: 4402 ns Iteration: 61 Instance: /top
```

### Snippets: Reset sequence:



### Random sequence:



## Write sequence:



## Write and read sequence:



## Read sequence:



#### Design:

```
odule FIFO(fifo_if.dut fifo_interface);
localparam max_fifo_addr = $clog2(fifo_interface.FIFO_DEPTH);
reg [fifo_interface.FIFO_WIDTH-1:0] mem [fifo_interface.FIFO_DEPTH-1:0];
reg [max_fifo_addr-1:0] wr_ptr, rd_ptr;
reg [max_fifo_addr:0] count;
always @[posedge fifo_interface.clk or negedge fifo_interface.rst_n) begin /// always block in order to read
   if (!fifo_interface.rst_n) begin
       rd_ptr <= 0;
    else if (fifo_interface.rd_en && count != 0) begin
        fifo_interface.data_out <= mem[rd_ptr];</pre>
        rd_ptr <= rd_ptr + 1;
    else begin
    if (fifo_interface.empty && fifo_interface.rd_en ) begin
    fifo_interface.underflow<=1;
    else fifo_interface.underflow<=0;</pre>
always @(posedge fifo_interface.clk or negedge fifo_interface.rst_n) begin
    if (!fifo_interface.rst_n) begin
       wr_ptr <= 0;
    else if (fifo interface.wr en && count < fifo interface.FIFO DEPTH ) begin
        mem[wr_ptr] <= fifo_interface.data_in;
fifo_interface.wr_ack <= 1;</pre>
        wr_ptr <= wr_ptr + 1;
```

```
end

always Spicosologe fifo_interface.ck or magedge fifo_interface.rst_n) begin

if (lifto_interface.cst_n) begin

if (lifto_interface.cst_n)
```

#### Fifo if:

```
interface fifo_if(clk);
input clk;
parameter FIFO_WIDTH = 16;
parameter FIFO_DEPTH = 8;
logic [FIFO_WIDTH-1:0] data_in;
logic rst_n, wr_en, rd_en;
logic [FIFO_WIDTH-1:0] data_out;
logic (FIFO_WIDTH-1:0] data_out;
logic full, empty, almostfull, almostempty, underflow;
//logic [2:]
modport dut (input clk,data_in,rst_n, wr_en, rd_en, output data_out,wr_ack, overflow,full, empty, almostfull, almostempty, underflow);
endinterface //fifo_if
```

#### Sequence item:

```
package sequence_item_pack;
import uvm_pkg::*;
`uvm_object_utils(seq_item_class)
parameter FIFO_WIDTH = 16;
parameter FIFO_DEPTH = 8;
rand bit [FIFO_WIDTH-1:0] data_in;
rand bit rst_n, wr_en, rd_en;
logic [FIFO_WIDTH-1:0] data_out;
logic wr_ack, overflow;
logic full, empty, almostfull, almostempty, underflow;
integer RD_EN_ON_DIST=0,WR_EN_ON_DIST=0;
function new(string name= "seq_item_class");
    super.new(name);
    RD_EN_ON_DIST=30;
    WR_EN_ON_DIST=70;
    function string convert2string();
    return $sformatf ("%s reset =%b ,data in=%d ,write enable=%d , read enable=%d,data_out=%h ,wr_ack=%d,overflow=%d,full=%s,empty=%d ,
     super.convert2string(), rst_n,data_in,wr_en,rd_en, data_out,wr_ack,overflow,full,empty ,almostfull,almostempty,underflow ) ;
    function string convert2string_stim();
    return $sformatf ("%s reset =%b ,data in=%d ,write enable=%d , read enable=%d ",
     super.convert2string(), rst_n,data_in,wr_en,rd_en);
constraint trans {
rst_n dist {1:=99,0:=1};
wr_en dist {1:=WR_EN_ON_DIST,0:=100-WR_EN_ON_DIST};
rd_en dist {1:=RD_EN_ON_DIST,0:=100-RD_EN_ON_DIST};
endpackage
```

#### Sequencer:

```
package sequencer_pack;
import uvm_pkg::*;

import sequence_item_pack::*;
include "uvm_macros.svh"

class sequencer_class extends uvm_sequencer #(seq_item_class);

uvm_component_utils (sequencer_class)

function new (string name= "sequencer_class",uvm_component parent =null);

super.new(name,parent);
endfunction
endclass
endpackage
```

### Object configuration:

```
package fifo_config_pack;
import uvm_pkg::*;
include "uvm_macros.svh"
class fifo_config extends uvm_object;
ivvm_object_utils (fifo_config)
virtual fifo_if fifo_vif;
function new(string name="fifo_config");
super.new(name);
endfunction
endclass //fifo_config extends uvm_object

endpackage
endpackage
```

#### Sequence:

```
package sequence_pack;
1
     import uvm pkg::*;
     import sequence item pack::*;
     `include "uvm macros.svh"
     class sequence_class_reset extends uvm_sequence #(seq_item_class);
     `uvm object utils(sequence class reset)
     seq item class seq item;
     function new(string name= "sequence class reset");
         super.new(name);
         endfunction
11
12
         task body;
         seq item =seq item class::type id::create("seq item");
14
         start_item(seq_item);
15
         seq item.rst n=0;
         finish_item(seq_item);
         endtask
18
     endclass
     class sequence class write only extends uvm sequence #(seq item class);
19
     `uvm object utils(sequence class write only)
20
21
     seq item class seq item;
     function new(string name= "sequence class write only");
         super.new(name);
24
         endfunction
         task body;
26
         repeat (100)
         begin
28
             seq_item =seq_item_class::type_id::create("seq_item");
              start_item(seq_item);
30
              seq item.wr en=1;
              seq_item.rd_en=0;
32
              seq_item.rst_n=1;
33
       seq_item.data_in=$random;
34
     finish_item(seq_item);
35
         end
36
         endtask
     endclass
```

```
class sequence class read only extends uvm sequence #(seq item class);
     `uvm object utils(sequence class read only)
     seq item class seq item;
     function new(string name= "sequence_class_read_only");
42
         super.new(name);
         endfunction
         task body;
         repeat (100)
         begin
             seq_item =seq_item_class::type_id::create("seq_item");
47
              start item(seq item);
              seq_item.rd_en=1;
              seq item.wr en=0;
              seq item.rst n=1;
     finish item(seq item);
         end
         endtask
     endclass
     class sequence class write and read extends uvm sequence #(seq item class);
     `uvm_object_utils(sequence_class_write_and_read)
     seq item class seq item;
     function new(string name= "sequence_class_write_and_read");
         super.new(name);
         endfunction
         task body;
         repeat (1000)
         begin
             seq_item =seq_item_class::type_id::create("seq_item");
              start_item(seq_item);
              seq_item.rd_en=1;
              seq_item.wr_en=1;
              seq_item.rst_n=1;
       seq item.data_in=$random;
70
     finish item(seq item);
         end
         endtask
     endclass
```

```
class sequence class random extends uvm sequence #(seq item class);
     `uvm object utils(sequence class random)
     seq item class seq item;
     function new(string name= "sequence_class_random");
78
         super.new(name);
         endfunction
81
         task body;
         repeat (1000)
         begin
             seq_item =seq_item_class::type_id::create("seq_item");
              start_item(seq_item);
             assert(seq_item.randomize());
     finish_item(seq_item);
         end
         endtask
         endclass
     endpackage
```

#### Driver:

```
package fifo_driver_pack;
import fifo_config_pack::*;
import uvm_pkg::*;
class fifo_driver extends uvm_driver#(seq_item_class);
 `uvm_component_utils(fifo_driver)
seq_item_class stim_seq_item;
    function new(string name="fifo_driver",uvm_component parent=null);
    super.new(name,parent);
     task run phase(uvm phase phase);
     super.run_phase(phase);
        stim_seq_item=seq_item_class::type_id::create("stim_seq_item");
        seq_item_port.get_next_item(stim_seq_item);
     fifo_vif.rst_n=stim_seq_item.rst_n; fifo_vif.wr_en=stim_seq_item.wr_en; fifo_vif.rd_en= stim_seq_item.rd_en;
      fifo_vif.data_in=stim_seq_item.data_in;
     @ (negedge fifo_vif.clk);
     seq_item_port.item_done();
     `uvm_info("run_phase",stim_seq_item.convert2string_stim(),UVM_HIGH)
 endpackage
```

#### Monitor:

```
package fifo_monitor;
import uvm_pkg::*;
`include "uvm_macros.svh"
import sequence_item_pack::*;
class fifo_monitor extends uvm_monitor;
`uvm_component_utils(fifo_monitor)
virtual fifo_if fifo_vif;
seq_item_class rsp_seq_item;
uvm_analysis_port #(seq_item_class) mon_ap;
  function new(string name= "fifo_monitor",uvm_component parent =null);
   super.new(name,parent);
   function void build_phase (uvm_phase phase);
   super.build_phase(phase);
    mon_ap=new("mon_ap",this);
    task run_phase (uvm_phase phase);
    super.run_phase(phase);
    forever begin
        rsp_seq_item=seq_item_class::type_id::create("rsp_seq_item");
        @(negedge fifo_vif.clk);
        rsp_seq_item.rst_n=fifo_vif.rst_n;
        rsp_seq_item.data_in=fifo_vif.data_in;
        rsp_seq_item.wr_en=fifo_vif.wr_en;
        rsp_seq_item.rd_en=fifo_vif.rd_en;
        rsp_seq_item.wr_ack=fifo_vif.wr_ack;
        rsp seq item.empty=fifo vif.empty;
        rsp seg item.almostempty=fifo vif.almostempty;
        rsp_seq_item.full=fifo_vif.full;
        rsp_seq_item.almostfull=fifo_vif.almostfull;
        rsp_seq_item.overflow=fifo_vif.overflow;
        rsp_seq_item.underflow= fifo_vif.underflow;
        rsp_seq_item.data_out=fifo_vif.data_out;
        mon_ap.write(rsp_seq_item);
        `uvm_info("run_phase",rsp_seq_item.convert2string(),UVM_HIGH)
    end
```

#### Agent:

```
package agent_pack;
     import sequencer pack::*;
     import fifo driver pack::*;
     import fifo monitor::*;
     import fifo config pack::*;
     import sequence item pack::*;
     import uvm pkg::*;
     `include "uvm macros.svh"
     class agent class extends uvm agent;
     `uvm component utils(agent class);
11
     sequencer class sqr;
12
     fifo driver driv;
13
     fifo monitor mon;
14
     fifo config cfg;
15
     uvm analysis port #(seq item class) agt ap;
         function new (string name= "agent class",uvm component parent =null);
16
17
     super.new(name,parent);
     endfunction
18
19
      function void build phase(uvm phase phase);
20
         super.build phase(phase);
21
              if (!uvm config db #(fifo config)::get(this,"","KEY",cfg))
          uvm fatal("build phase", "yallahwayyyyyyy");
22
          sqr=sequencer class::type id::create("sqr",this);
23
          driv=fifo_driver::type_id::create("driv",this);
25
          mon=fifo_monitor::type_id::create("mon",this);
          agt_ap=new("agt_ap",this);
27
          endfunction
          function void connect phase(uvm_phase phase);
29
         super.connect_phase(phase);
          driv.fifo_vif=cfg.fifo_vif;
          mon.fifo_vif=cfg.fifo_vif;
32
         driv.seq_item_port.connect(sqr.seq_item_export);
         mon.mon_ap.connect(agt_ap);
         endfunction
35
     endclass //agent_class extends superClass
36
     endpackage
```

#### Coverage\_collector:

```
package coverage_collector_pack;
import sequence_item_pack::*;
import uvm_pkg::*;
`include "uvm_macros.svh"
class fifo_coverage_class extends uvm_component;
`uvm_component_utils(fifo_coverage_class)
uvm_analysis_export #(seq_item_class) cov_export;
uvm_tlm_analysis_fifo #(seq_item_class) cov_fifo;
seq_item_class seq_item_cov;
covergroup g1;
        cv1: coverpoint seq_item_cov.wr_en;
        cv2: coverpoint seq_item_cov.rd_en;
        cv3: coverpoint seq_item_cov.overflow;
        cv4: coverpoint seq_item_cov.almostempty;
        cv5: coverpoint seq_item_cov.empty;
        cv6: coverpoint seq_item_cov.almostfull;
        cv7: coverpoint seq_item_cov.underflow;
        cv8: coverpoint seq_item_cov.full;
        cv9: coverpoint seq_item_cov.wr_ack;
        c1:cross cv1,cv2,cv8
            ignore_bins read_full = binsof(cv2) intersect {1} && binsof(cv8) intersect {1};
        c2: cross cv1,cv2,cv6;
        c3:cross cv1,cv2,cv5;
        c4:cross cv1,cv2,cv4;
        c5:cross cv1,cv2,cv3
            ignore_bins wr_en_overflow = binsof(cv1) intersect{0} && binsof(cv3) intersect{1};
        c6:cross cv1,cv2,cv7
            ignore_bins read_underflow = binsof(cv2) intersect{0} && binsof(cv7) intersect{1};
        c7:cross cv1,cv2,cv9
            ignore_bins wr_en_ack = binsof(cv1) intersect{0} && binsof(cv9) intersect{1};
endgroup
```

```
function new(string name="fifo_coverage_class",uvm_component parent =null);
super.new(name,parent);
gl=new();
endfunction //new()
function vid build_phase(uvm_phase phase);
super.build_phase(phase);
cov_export=new("cov_export",this);
cov_fifo=new("cov_export",this);
endfunction
function void connect_phase(uvm_phase phase);
super.connect_phase(phase);
cov_export.connect(cov_fifo.analysis_export);
endfunction
task run_phase(uvm_phase phase);
super.run_phase(phase);
forever begin
cov_fifo.get(seq_item_cov);
gl.sample();
end
endtask //
endclass //fifo_coverage_class extends superClass
```

#### Fifo\_scoreboard:

```
package scoreboard_pack;
import uvm_pkg::*;
`include "uvm_macros.svh"
`uvm_component_utils(scoreboard_class)
uvm_analysis_export #(seq_item_class) sb_export;
uvm_tlm_analysis_fifo#(seq_item_class) sb_fifo;
seq_item_class seq_item_sb;
logic [16-1:0] data_out_ref;
int error=0;
logic [16-1:0] gold [$];
int correct=0;
function new(string name= "scoreboard_class",uvm_component parent =null);
    super.new(name,parent);
     function void build_phase (uvm_phase phase);
    super.build_phase(phase);
    sb_export= new("sb_export",this);
    sb_fifo=new("sb_fifo",this);
     function void connect_phase(uvm_phase phase);
     super.connect_phase(phase);
     sb_export.connect(sb_fifo.analysis_export);
     task run_phase(uvm_phase phase);
     super.run_phase(phase);
     forever begin
        sb_fifo.get(seq_item_sb);
        ref_model(seq_item_sb);
        if (seq_item_sb.data_out!=data_out_ref ) begin
             `uvm_error("run_phase",$sformatf("comparison failed, DUT:%s while ref_out:%h",seq_item_sb.convert2string(),data_out_ref));
            `uvm_info("run_phase",$sformatf("correct ",seq_item_sb.convert2string()),UVM_HIGH);
        end end
```

```
task ref_model(seq_item_class seq_item_chk);
     if (!seq_item_chk.rst_n)
gold.delete();
else if (seq_item_chk.rd_en &&seq_item_chk.wr_en &&gold.size()!=0 &&gold.size()!=8)
  data_out_ref=gold.pop_front();
gold.push_back(seq_item_chk.data_in);
end
else if (seq_item_chk.rd_en &&seq_item_chk.wr_en &&gold.size()==0)
gold.push_back(seq_item_chk.data_in);
else if(seq_item_chk.rd_en &&seq_item_chk.wr_en &&gold.size()==8)
data out ref=gold.pop front();
else if (seq_item_chk.rd_en && gold.size()!=0)
data_out_ref=gold.pop_front();
else if ( gold.size()<8 &&seq_item_chk.wr_en)</pre>
gold.push_back(seq_item_chk.data_in);
     function void report_phase(uvm_phase phase);
     super.report_phase(phase);
     `uvm_info("report_phase",$sformatf("TOTAL SUCCESSFUL TRANSACTIONS:%d",correct),UVM_MEDIUM);
     `uvm_info("report_phase",$sformatf("TOTAL FAILED TRANSACTIONS:%d",error),UVM_MEDIUM);
endclass.
endpackage
```

#### Fifo env:

```
package fifo_env_pack;
import uvm_pkg::*;
import coverage_collector_pack::*;
import scoreboard_pack::*;
import agent_pack::*;
`include "uvm_macros.svh"
`uvm_component_utils(fifo_env)
agent class agt;
    function new(string name="fifo_env",uvm_component parent = null);
    super.new(name,parent);
    function void build phase(uvm phase phase);
    super.build_phase(phase);
    agt=agent_class::type_id::create("agt",this);
    sb=scoreboard_class::type_id::create("sb",this);
    cov=fifo_coverage_class::type_id::create("cov",this);
    function void connect_phase(uvm_phase phase);
    agt.agt_ap.connect(sb.sb_export);
    agt.agt_ap.connect(cov.cov_export);
endpackage
```

#### Fifo\_test:

```
package fifo_test_pack;
import fifo_env_pack::*;
import fifo_config_pack::*;
import sequence_pack::*;
import uvm_pkg::*;
class fifo_test extends uvm_test;
`uvm_component_utils(fifo_test)
virtual fifo_if fifo_vif;
fifo_config fifo_config_obj_test;
sequence_class_reset reset_seq;
sequence_class_write_and_read writeandread_seq;
sequence_class_write_only write_seq;
sequence_class_read_only read_seq;
sequence_class_random random_;
fifo_env env;
    function new(string name= "fifo_test",uvm_component parent =null);
    super.new(name,parent);
    function void build_phase (uvm_phase phase);
    super.build_phase(phase);
    env=fifo_env::type_id::create("env",this);
    fifo_config_obj_test=fifo_config::type_id::create("fifo_config_obj_test");
    writeandread_seq=sequence_class_write_and_read::type_id::create("writeandread_seq",this);
    reset_seq=sequence_class_reset::type_id::create("reset_seq",this);
    write_seq=sequence_class_write_only::type_id::create("write_seq",this);
    read_seq=sequence_class_read_only::type_id::create("read_seq",this);
random_=sequence_class_random::type_id::create("random_",this);
```

```
if (!uvm_config_db #(virtual fifo_if)::get(this,"","fifo",fifo_config_obj_test.fifo_vif))
    `uvm_fatal("build_phase","TEST - unable to get the virtual interface from the data base");
    uvm_config_db #(fifo_config)::set(this,"*","KEY",fifo_config_obj_test);
    task run_phase(uvm_phase phase);
    super.run_phase(phase);
    phase.raise_objection(this);
    `uvm info("run phase","reset asserted",UVM MEDIUM)
    reset_seq.start(env.agt.sqr);
     `uvm_info("run_phase","reset_deasserted",UVM_MEDIUM)
     `uvm_info("run_phase","random_asserted",UVM_MEDIUM)
     random_.start(env.agt.sqr);
     `uvm_info("run_phase","random_deasserted",UVM_MEDIUM)
    `uvm_info("run_phase","inside the write test",UVM_MEDIUM)
    write seq.start(env.agt.sqr);
    `uvm_info("run_phase", "finished the write test", UVM_MEDIUM)
    `uvm_info("run_phase","inside the write and read test",UVM_MEDIUM)
    writeandread_seq.start(env.agt.sqr);
    `uvm_info("run_phase","finished the write and read test",UVM_MEDIUM)
    `uvm_info("run_phase","inside the read test",UVM_MEDIUM)
    read_seq.start(env.agt.sqr);
    phase.drop objection(this);
`uvm_info("run_phase","finished the read test",UVM_MEDIUM)
endclass //fifo test extends superClass
endpackage
```

#### SVA:

```
module sva (fifo_if.dut fifo_interface);
property full_property;
@(posedge fifo_interface.clk) FIFO.count==fifo_interface.FIFO_DEPTH |-> fifo_interface.full==1;
property empty_property;
@(posedge fifo_interface.clk) FIFO.count==0 |-> fifo_interface.empty==1;
property almostempty_property;
@(posedge fifo_interface.clk) FIFO.count==1 |-> fifo_interface.almostempty==1;
property almostfull_property;
@(posedge fifo_interface.clk) FIFO.count==fifo_interface.FIFO_DEPTH-1 |-> fifo_interface.almostfull==1;
property underflow_property;
@(posedge fifo interface.clk) fifo interface.empty && fifo interface.rd en &&(fifo interface.wr en==0) &&(fifo interface.rst n) |=>fifo interface.underflow==1;
property overflow_property;
@(posedge fifo interface.clk) fifo interface.wr en && fifo interface.full &&(fifo interface.rst n) |-> fifo interface.rst n) |-> fifo interface.overflow==1;
property wr_ack_property;
@(posedge fifo interface.clk) (fifo interface.wr en && fifo interface.full==0)&&(fifo interface.rst n) |=> (fifo interface.rst n) |->fifo interface.wr ack==1:
property wr pointer;
@(posedge fifo_interface.clk) disable iff(!(fifo_interface.rst_n)) (fifo_interface.wr_en && FIFO.count < fifo_interface.FIFO_DEPTH) |=> (fifo_interface.rst_n)
property rd pointer;
        ge fifo_interface.clk) disable iff(!(fifo_interface.rst_n)) fifo_interface.rd_en && FIFO.count != 0 |=> (fifo_interface.rst_n)
 -> FIF0.rd ptr==($past(FIF0.rd ptr)+1)%8;
```

```
(full_property);
             ty (full_property);
assert proper
               (empty_property);
               (empty_property);
               (almostempty_property);
               (almostempty_property);
               (almostfull_property);
               (almostfull_property);
               (underflow_property);
               (underflow_property);
               (overflow_property);
assert r
               (overflow_property);
                (wr_ack_property);
               (wr_ack_property);
endmodule
```

### Top module:

```
import uvm_pkg::*;
import fifo_test_pack::*;
`include "uvm macros.svh"
module top ();
bit clk;
initial begin
    clk=0;
    forever begin
        #1 clk=~clk;
    end
end
fifo_if fifo_interface (clk);
FIFO dut (fifo_interface);
bind FIFO sva assertions (fifo_interface);
initial begin
    uvm_config_db #(virtual fifo_if)::set(null, "uvm_test_top", "fifo", fifo_interface);
    run_test("fifo_test");
endmodule
```

## Table of assertions:

| Table of assertions.                                                                |                                                                                                                                                              |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| feature                                                                             | assertion                                                                                                                                                    |
| When count reaches 8 the full flag gets high                                        | <pre>@(posedge fifo_interface.clk) FIFO.count==fifo_interface.FIFO_DEPTH  -&gt; fifo_interface.full==1;</pre>                                                |
| When count equals o the empty flag gets high                                        | <pre>@(posedge fifo_interface.clk) FIFO.count==0</pre>                                                                                                       |
| When count equals one almost empty flag gets high                                   | <pre>@(posedge fifo_interface.clk) FIFO.count==1  -&gt; fifo_interface.almostempty==1;</pre>                                                                 |
| When count equals 7 the almost full flag gets high                                  | <pre>@(posedge fifo_interface.clk) FIFO.count==fifo_interface.FIFO_DEPTH-1  -&gt; fifo_interface.almostfull==1;</pre>                                        |
| When count equals zero and the read enable is high the underflow flag gets high     | @(posedge fifo_interface.clk) fifo_interface.empty && fifo_interface.rd_en   &&(fifo_interface.rst_n)  =>fifo_interface.underflow==1;                        |
| When count equals 8 and write enable is high the overflow flag gets high            | @(posedge fifo_interface.clk) fifo_interface.wr_en && fifo_interface.full &&(fifo_interface.rst_n) => (fifo_interface.rst_n)  -> fifo_interface.overflow==1; |
| When the full flag is low and the write enable is high then the wr_ack will be high | <pre>@(posedge fifo_interface.clk) (fifo_interface.wr_en &amp;&amp; fifo_interface.full==0)&amp;&amp;(fifo_interface.rst_n)  =&gt;</pre>                     |

When the write enable is high and the count is <8 then the write pointer will be incremented and when it reaches 8 it returns to o again

@(posedge fifo\_interface.clk) disable iff(!(fifo\_interface.rst\_n))
(fifo\_interface.wr\_en && FIFO.count < fifo\_interface.FIFO\_DEPTH)
|=> (fifo\_interface.rst\_n)
|-> FIFO.wr\_ptr==(\$past(FIFO.wr\_ptr)+1)%8;

When the read enable is high and the count is not o then the read pointer will be incremented and when it reaches 8 it returns to o again

@(posedge fifo\_interface.clk) disable iff(!(fifo\_interface.rst\_n))
| fifo\_interface.rd\_en && FIFO.count != 0 |=> (fifo\_interface.rst\_n)
| -> FIFO.rd ptr==(\$past(FIFO.rd ptr)+1)%8;

Thank you!